首页> 外文会议> >Design and analysis of the S-band PLL frequency synthesizer with low phase noise
【24h】

Design and analysis of the S-band PLL frequency synthesizer with low phase noise

机译:低相位噪声的S波段PLL频率合成器的设计与分析

获取原文

摘要

Controlled by a single chip, the S-band PLL frequency synthesizer at 2.82GHz with low phase noise is designed. Based on the study of PLL, the requirements for the phase noise of the crystal reference oscillator are theoretically estimated. And an effective method to completely eliminate the spurs caused by the single chip is presented. The phase noise of 2.82GHz PLL frequency synthesizer at 10 kHz offset is -94.3dBc/Hz, the reference spurs is better than -90dBc and the output power is over 18dBm.
机译:设计了一个由单芯片控制的2.82GHz,低相位噪声的S波段PLL频率合成器。在对PLL的研究基础上,从理论上估算了晶体参考振荡器的相位噪声要求。提出了一种完全消除由单片机引起的杂散的有效方法。 2.82GHz PLL频率合成器在10 kHz偏移下的相位噪声为-94.3dBc / Hz,参考杂散优于-90dBc,输出功率超过18dBm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号