首页> 外文会议> >ASIP architecture implementation of channel equalization algorithms for MIMO systems in WCDMA downlink
【24h】

ASIP architecture implementation of channel equalization algorithms for MIMO systems in WCDMA downlink

机译:WCDMA下行链路中MIMO系统的信道均衡算法的ASIP体系结构实现

获取原文

摘要

The paper presents a customized and flexible hardware implementation of linear iterative channel equalization algorithms for WCDMA downlink transmission in the 3G wireless system with multiple transmit and receive antennas (MIMO system). Optimized (in terms of area and execution time) and power efficient application specific instruction set processors (ASIPs) based on a transport triggered architecture (TTA) are designed that can operate efficiently in slow and fast fading, high scattering environments. The instruction set of TTA processors is extended with several user-defined operations specific for channel equalization algorithms that dramatically optimize the architecture solution for the physical layer of the mobile handset. The final results of the presented design-space exploration method are ASIPs with low cost/performance ratios. Automatic software-hardware codesign flow for conversion of C application code into gate-level hardware design of ASIP architectures is also described. Implemented ASIP solutions achieve real time requirements for the 3GPP wireless standard (1xEV-DV standard, in particular) with reasonable clock speed and power dissipation.
机译:本文提出了在3G无线系统中具有多个发射和接收天线(MIMO系统)的WCDMA下行链路传输的线性迭代信道均衡算法的定制,灵活的硬件实现。基于传输触发体系结构(TTA)的经过优化(在面积和执行时间方面)和省电的专用指令集处理器(ASIP)可以在慢速和快速衰落,高散射环境中高效运行。 TTA处理器的指令集扩展了几个用户定义的操作,这些操作特定于信道均衡算法,可极大地优化移动手机物理层的体系结构解决方案。提出的设计空间探索方法的最终结果是成本/性能比低的ASIP。还描述了用于将C应用程序代码转换为ASIP体系结构的门级硬件设计的自动软件-硬件代码签名流程。已实现的ASIP解决方案以合理的时钟速度和功耗实现了3GPP无线标准(尤其是1xEV-DV标准)的实时要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号