首页> 外文会议> >An ASIC design methodology with predictably low leakage, using leakage-immune standard cells
【24h】

An ASIC design methodology with predictably low leakage, using leakage-immune standard cells

机译:使用防泄漏标准单元的可预测的低泄漏的ASIC设计方法

获取原文

摘要

In this paper we introduce a low-leakage standard cell based ASIC design methodology which is based on the use of modified standard cells. These cells are designed to consume extremely low and predictable leakage currents in standby mode. For each cell in a standard cell library, we design two low-leakage variants of the cell. If the inputs of a cell during the standby mode of operation are such that the output has a high value, we minimize the leakage in the pull-down network, and vice versa. While technology mapping a circuit, we determine the particular variant to utilize in each instance, so as to minimize leakage of the final mapped design. We have designed and laid out our modified standard cells, and have performed experiments to compare placed-and-routed area, leakage and delays of our method against MTCMOS and a straightforward ASIC flow. Each design style we compare utilizes the same base standard cell library. Our results show that designs obtained using our methodology have better speed and area characteristics than designs implemented in MTCMOS. The exact leakage current obtained for MTCMOS is highly unpredictable, while our method exhibits leakage currents which are precisely estimable. The leakage current for HL designs can be dramatically lower than the worst-case leakage of MTCMOS based designs, and two orders of magnitude compared to traditional standard cells. Also, a design implemented in MTCMOS would require the use of separate power and ground supplies for latches and combinational logic, while our methodology does away with such a requirement.
机译:在本文中,我们介绍了一种基于低泄漏标准单元的ASIC设计方法,该方法基于修改后的标准单元的使用。这些电池被设计为在待机模式下消耗极低且可预测的泄漏电流。对于标准单元库中的每个单元,我们设计单元的两个低泄漏变体。如果在待机操作模式下电池的输入具有高输出值,则我们将下拉网络中的泄漏降至最低,反之亦然。在对电路进行技术映射时,我们确定每种情况下要使用的特定变体,以最大程度地减少最终映射设计的泄漏。我们已经设计并布置了修改后的标准单元,并进行了实验,以比较我们的方法相对于MTCMOS和简单的ASIC流程的布局和布线面积,泄漏和延迟。我们比较的每种设计风格都使用相同的基本标准单元库。我们的结果表明,使用我们的方法获得的设计比MTCMOS中实现的设计具有更好的速度和面积特性。 MTCMOS所获得的确切泄漏电流是高度不可预测的,而我们的方法显示出的泄漏电流是可以精确估算的。 HL设计的泄漏电流可以大大低于基于MTCMOS的设计的最坏情况下的泄漏,与传统标准单元相比,可以降低两个数量级。同样,以MTCMOS实施的设计将需要使用单独的电源和接地电源来实现闩锁和组合逻辑,而我们的方法却可以消除这种要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号