首页> 外文会议> >Prototype implementation and evaluation of a multibank embedded memory architecture in programmable logic
【24h】

Prototype implementation and evaluation of a multibank embedded memory architecture in programmable logic

机译:可编程逻辑中多库嵌入式存储器架构的原型实现和评估

获取原文

摘要

Advances in microelectronics fabrication technology have created new opportunities for system designers to employ embedded memory in system-on-chip (SoC) designs. This paper discusses a multibank embedded DRAM architecture and its prototype implementation in programmable logic. The architecture features a central memory controller with a request table that exploits concurrency among multiple banks and enables issuing requests and transferring responses in parallel. An implementation with four banks using an array size of 256/spl times/256 consumes 18% of the logic capacity in a Xilinx XCV2000E chip and 40% of the embedded SRAM memory blocks that are used to emulate DRAM storage. The functionality of our prototype implementation is verified with a logic analyzer.
机译:微电子制造技术的进步为系统设计人员在系统级芯片(SoC)设计中采用嵌入式存储器创造了新的机会。本文讨论了一种多库嵌入式DRAM架构及其在可编程逻辑中的原型实现。该体系结构的特征是带有请求表的中央存储器控制器,该请求表利用多个存储体之间的并发性,并能够发出请求和并行传输响应。具有四个使用256 / spl times / 256的阵列大小的存储区的实现会消耗Xilinx XCV2000E芯片中18%的逻辑容量,以及40%的用于模拟DRAM存储的嵌入式SRAM存储器块。我们的原型实现的功能已通过逻辑分析仪进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号