首页> 外文会议> >HiBRID-SoC: a system-on-chip architecture with two multimedia DSPs and a RISC core
【24h】

HiBRID-SoC: a system-on-chip architecture with two multimedia DSPs and a RISC core

机译:HiBRID-SoC:具有两个多媒体DSP和RISC内核的片上系统架构

获取原文

摘要

The HiBRID-SoC integrates three fully programmable processor cores, each optimized towards a particular class of algorithm: the HiPAR-DSP for DSP oriented functions, the macroblock processor for block oriented algorithms, and the stream processor for bitstream processing. Dedicated interface units for SDRAM, serial Flash, and host system access are connected via a 64 bit AMBA AHB system bus with the processor cores. Dual-port memories between the processor cores facilitate fast data and control information exchange between the cores. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 160 MHz.
机译:HiBRID-SoC集成了三个完全可编程的处理器内核,每个内核都针对特定的算法类别进行了优化:用于DSP功能的HiPAR-DSP,用于模块算法的宏块处理器以及用于位流处理的流处理器。用于SDRAM,串行闪存和主机系统访问的专用接口单元通过64位AMBA AHB系统总线与处理器内核连接。处理器内核之间的双端口存储器有助于内核之间的快速数据交换和控制信息交换。 HiBRID-SoC采用0.18 / spl mu / m 6LM标准单元技术制造,占地约82 mm / sup 2 /,工作在160 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号