首页> 外文会议> >A TDMA/TDD processing unit IP core for WLL cell station targeting FPGA implementation
【24h】

A TDMA/TDD processing unit IP core for WLL cell station targeting FPGA implementation

机译:针对WLL基站的TDMA / TDD处理单元IP核,针对FPGA实现

获取原文

摘要

This paper describes how the TDMA/TDD processing unit, which is conventionally implemented as an ASIC, can be successfully adopted using FPGA technology. The TDMA/TDD soft IP, with its internal memory requirement, is particularly suitable for FPGA implementation. The design was successfully tested at the laboratory stage as a component for a cell station of a PHS wireless system to be used in wireless local loop system as a viable alternative for rural telephone systems. The core, when implemented on a cost-effective FPGA, is able to operate at up to 30MHz.
机译:本文介绍了如何使用FPGA技术成功采用传统上作为ASIC实现的TDMA / TDD处理单元。具有内部存储器要求的TDMA / TDD软IP特别适用于FPGA实现。该设计已在实验室阶段作为PHS无线系统蜂窝站的组件成功进行了测试,该组件将在无线本地环路系统中用作农村电话系统的可行替代方案。该内核在具有成本效益的FPGA上实现时,能够以高达30MHz的频率运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号