首页> 外文会议> >An enhanced low-power computational kernel for a pipelined multiplier-accumulator unit
【24h】

An enhanced low-power computational kernel for a pipelined multiplier-accumulator unit

机译:流水线乘法累加器单元的增强型低功耗计算内核

获取原文

摘要

A novel low power Computational Kernel (CK) for pipelined multiplier-accumulator unit is proposed. It is composed on of 1-bit full adder cell and a C/sup 2/MOS latch. This new CK offers efficient solutions to several problems experienced by existing cells such as large driving load, delay-time in the sum signal, unwanted transitions and the increase in the short circuit power component. Simulations of several prototypes have shown that the new CK consumes 18% less power than most of the other cells at several voltages. The MAC unit based on the new CK consumes 35% less power than the standard MAC units and can also operate efficiently at lower voltage.
机译:提出了一种用于流水线式乘法累加器单元的新型低功耗计算内核(CK)。它由1位全加法器单元和C / sup 2 / MOS锁存器组成。新型CK为现有电池所遇到的若干问题提供了有效的解决方案,例如较大的驱动负载,求和信号的延迟时间,不希望有的过渡以及短路功率分量的增加。对多个原型的仿真表明,在不同电压下,新型CK的功耗比大多数其他电池少18%。基于新CK的MAC单元比标准MAC单元功耗低35%,并且还可以在较低电压下高效运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号