首页> 外文会议> >An effective memory-processor integrated architecture for computer vision
【24h】

An effective memory-processor integrated architecture for computer vision

机译:用于计算机视觉的有效内存处理器集成架构

获取原文

摘要

In this paper an effective memory-processor integrated architecture, called memory based processor array (MPA), for computer vision is proposed. The MPA can be easily attached into any host system via memory interface. In order to measure the impact of the memory interface structure an analytical model is derived. The performance improvement on the proposed model for the memory interface architecture of the MPA system can be 6%/spl sim/40% for vision tasks consisting of sequential and data parallel tasks. The asymptotic time complexities of the mapping algorithms are evaluated to verify the cost-effectiveness and the efficiency of the MPA system.
机译:在本文中,提出了一种有效的内存-处理器集成架构,称为用于计算机视觉的基于内存的处理器阵列(MPA)。 MPA可以通过内存接口轻松连接到任何主机系统中。为了测量存储器接口结构的影响,导出了分析模型。对于包含顺序任务和数据并行任务的视觉任务,MPA系统的内存接口体系结构模型的性能改进可以达到6%/ spl sim / 40%。评估了映射算法的渐近时间复杂度,以验证MPA系统的成本效益和效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号