首页> 外文会议> >Design for low-power, low-cost, and high-reliability precomputation-based content-addressable memory
【24h】

Design for low-power, low-cost, and high-reliability precomputation-based content-addressable memory

机译:低功耗,低成本和高可靠性的基于计算的内容可寻址存储器的设计

获取原文

摘要

This paper presents a novel VLSI architecture for a fully parallel precomputation-based content addressable memory (PB-CAM) with low-power, low-cost, low-voltage, and high-reliability features. This design is based on a precomputation skill that saves not only power consumption of the PB-CAM system, but also reduces transistor count and operating voltage of the PB-CAM cell. In addition, the proposed CAM word structure adopts a static pseudo nMOS circuit design to improve system reliability. The whole design was fabricated with the TSMC 0.35 /spl mu/m SPQM CMOS process parameters under 3.3 V supply voltage. With a 128 words by 30 bits CAM size, the measurement results indicate that the proposed circuit works up to 100 MHz with a power consumption of less than 33 mW. Furthermore, the low voltage measurement results show that the proposed circuit works up to 30 MHz under 1.5 V supply voltage.
机译:本文提出了一种新颖的VLSI架构,用于具有低功耗,低成本,低电压和高可靠性功能的完全并行的基于预计算的内容可寻址存储器(PB-CAM)。该设计基于预计算技术,该技术不仅可以节省PB-CAM系统的功耗,还可以减少PB-CAM单元的晶体管数量和工作电压。另外,所提出的CAM字结构采用静态伪nMOS电路设计以提高系统可靠性。整个设计是在3.3 V电源电压下使用TSMC 0.35 / spl mu / m SPQM CMOS工艺参数制造的。测量结果具有128字乘30位CAM大小,测量结果表明,所建议的电路在高达100 MHz的频率下工作,功耗不到33 mW。此外,低电压测量结果表明,所提出的电路在1.5 V电源电压下的工作频率高达30 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号