首页> 外文会议> >A DSP implementation of a voice transcoder for VoIP gateways
【24h】

A DSP implementation of a voice transcoder for VoIP gateways

机译:VoIP网关的语音转码器的DSP实现

获取原文

摘要

The objective of this research is to design and implement high-quality speech compression in real-time on a single-chip transcoder system. Based on voice over Internet protocol (VoIP) requirements, we have decided to implement multipulse maximum, likelihood quantization (MP-MLQ) and algebraic code excited linear prediction (ACELP) (used in an ITU-T G.723.1 standard) on a DSP processor TMS320C5402. The goal is to implement a high quality speech coding (with signal-to-noise ratio, SNR of more than 10 dB), at a low bit rate of 8 kbit/s or less. The coder must have a delay not more than 100 ms. Furthermore the resulting system must be shown to fit within a single chip. Using an ITU-T reference code, we use a series of iterative code optimization efforts. This rapid development approach is successful in achieving the requirements in a three man-month effort. The program requires 58-73 MIPS computation and 39 Kword memory, thus fits within the single chip of a 100 MIPS TMS320C5409. Total delay time is 59.4 ms. The bit rates are as low as 5.3 kbit/s and 6.3 kbit/s, with SNRs of 11.52 dB and 12.72 dB, respectively.
机译:这项研究的目的是在单芯片代码转换器系统上实时设计和实现高质量的语音压缩。根据互联网语音协议(VoIP)的要求,我们决定在DSP上实现多脉冲最大值,似然量化(MP-MLQ)和代数码激励线性预测(ACELP)(在ITU-T G.723.1标准中使用)处理器TMS320C5402。目标是以8 kbit / s或更低的低比特率实现高质量的语音编码(信噪比,SNR大于10 dB)。编码器的延迟不得超过100毫秒。此外,必须证明所产生的系统可以安装在单个芯片中。通过使用ITU-T参考代码,我们进行了一系列迭代代码优化工作。这种快速的开发方法通过三个月的工作量就成功地满足了这些要求。该程序需要58-73 MIPS的计算能力和39 Kword的内存,因此适合100 MIPS TMS320C5409的单芯片。总延迟时间为59.4毫秒。比特率低至5.3 kbit / s和6.3 kbit / s,SNR分别为11.52 dB和12.72 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号