首页> 外文会议> >A resource optimized Processor Core for FPGA based SoCs
【24h】

A resource optimized Processor Core for FPGA based SoCs

机译:针对基于FPGA的SoC的资源优化处理器内核

获取原文

摘要

Modern FPGAs have become so affordable that they can be used to substitute ASICs in mass produced devices. Typi- cally, the term configurable system on a chip (CSoC) is used for this kind of usage. A key component in such a CSoC is the processor core. Currently, several cores are available for FPGAs. 32 bit processors like MicroBlaze, NIOS 2 or OpenRisc require a lot of resources, whereas very small solutions like PicoBlaze or Lattice Mico8 are not capable of running reasonably complex software. Thus, there is a gap between these two extremes, which we want to fill with our development SpartanMC. This contribution describes its design objectives, architecture, tools, peripherals and compares it to other well known processor cores.
机译:现代FPGA已经变得非常便宜,以至于可以用它们代替量产器件中的ASIC。通常,术语“片上可配置系统”(CSoC)用于这种用途。这种CSoC中的关键组件是处理器核心。当前,有几个内核可用于FPGA。诸如MicroBlaze,NIOS 2或OpenRisc之类的32位处理器需要大量资源,而诸如PicoBlaze或Lattice Mico8之类的小型解决方案则无法运行相当复杂的软件。因此,这两个极端之间存在差距,我们希望通过我们的开发SpartanMC来填补这一差距。该文稿描述了其设计目标,体系结构,工具,外围设备,并将其与其他知名的处理器内核进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号