首页> 外文会议> >HS-Scale: a Hardware-Software Scalable MP-SOC Architecture for embedded Systems
【24h】

HS-Scale: a Hardware-Software Scalable MP-SOC Architecture for embedded Systems

机译:HS-Scale:用于嵌入式系统的硬件-软件可扩展MP-SOC架构

获取原文

摘要

Scalability of architecture, programming model and task control management are major challenge for MP-SOC designs in the coming years. The contribution presented in this paper is HS-Scale, a hardware/software framework to study, define and experiment scalable solutions for next generation MP-SOC. Our architecture, H-Scale, is a homogeneous MP-SOC based on RISC processors, distributed memories and an asynchronous network on chip. S-Scale is a multi-threaded sequential programming model with dedicated communication primitives handled at run-time by a simple operating system we developed. The hardware validations and experiments on applications such as MJPEG and FIR filters demonstrate the scalability of our approach and draws interesting perspectives for distributed strategies of task control management
机译:架构,程序模型和任务控制管理的可伸缩性是未来几年MP-SOC设计的主要挑战。本文介绍的内容是HS-Scale,它是一种用于研究,定义和试验下一代MP-SOC可扩展解决方案的硬件/软件框架。我们的架构H-Scale是基于RISC处理器,分布式存储器和片上异步网络的同类MP-SOC。 S-Scale是一个多线程顺序编程模型,具有专用的通信原语,这些原语在运行时由我们开发的简单操作系统处理。在诸如MJPEG和FIR滤波器之类的应用程序上进行的硬件验证和实验证明了我们方法的可扩展性,并为任务控制管理的分布式策略绘制了有趣的观点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号