首页> 外文会议> >SystemC model of a MPEG-2 DVB-T bit-rate measurement architecture for FPGA implementation
【24h】

SystemC model of a MPEG-2 DVB-T bit-rate measurement architecture for FPGA implementation

机译:用于FPGA实现的MPEG-2 DVB-T比特率测量架构的SystemC模型

获取原文

摘要

The SystemC description language is used to model and simulate a digital hardware design in order to speed up its development. In this paper, we present the development of a real time bit-rate architecture for digital television data stream. The bit rate measurement of a digital program stream is one among other metrics of the quality of service (QoS) of a DVB transport Stream. This paper presents an electronic architecture tailored to the real time measurement of the bit rate of a MPEG2-DVB-T program. This architecture follows the standard published by the ETSI and has been modelled and validated by mean of the SystemC language. This model also allows to define implementation constraints and shows that the architecture can be entirely implemented in a FPGA with the help of a SystemC-VHDL translator.
机译:SystemC描述语言用于对数字硬件设计进行建模和仿真,以加快其开发速度。在本文中,我们介绍了数字电视数据流实时比特率体系结构的开发。数字节目流的比特率测量是DVB传输流的服务质量(QoS)的其他指标之一。本文提出了一种适合实时测量MPEG2-DVB-T节目的比特率的电子体系结构。该体系结构遵循ETSI发布的标准,并已通过SystemC语言进行了建模和验证。该模型还允许定义实现约束,并表明可以借助SystemC-VHDL转换器在FPGA中完全实现该体系结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号