首页> 外文会议> >A high-level synthesis system for digital signal processing based on enumerating data-flow graphs
【24h】

A high-level synthesis system for digital signal processing based on enumerating data-flow graphs

机译:基于枚举数据流图的数字信号处理高级综合系统

获取原文

摘要

This paper proposes a high-level synthesis system for datapath design of digital signal processing hardwares. The system consists of four phases: (1) DFG (data-flow graph) generation, (2) scheduling, (3) resource binding, and (4) HDL (hardware description language) generation. In (1), the system does not generate only one best DFG representing a given behavioral description of a hardware, but more than one good DFGs representing it. In (2) and (3), several synthesis tools can be incorporated into the system depending on the required objectives. Thus we can obtain more than one datapath candidates for a behavioral description with their area and performance evaluation. In (4), the best datapath design is selected among those candidates and its hardware description is generated. The experimental results for applying the system to several benchmarks show the effectiveness and efficiency.
机译:本文提出了一种高级综合系统,用于数字信号处理硬件的数据路径设计。该系统包括四个阶段:(1)DFG(数据流图)生成,(2)调度,(3)资源绑定和(4)HDL(硬件描述语言)生成。在(1)中,系统不会仅生成一个代表给定硬件行为描述的最佳DFG,而是会生成一个以上代表其的良好DFG。在(2)和(3)中,可以根据所需目标将几种综合工具合并到系统中。因此,我们可以获得多于一个数据路径候选者的行为描述及其面积和性能评估。在(4)中,从那些候选者中选择最佳的数据路径设计,并生成其硬件描述。将系统应用于多个基准的实验结果表明了有效性和效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号