首页> 外文会议> >VLSI development of smart-pixel ICs: a hybrid DSP core and a multi-threaded programmable DSP
【24h】

VLSI development of smart-pixel ICs: a hybrid DSP core and a multi-threaded programmable DSP

机译:VLSI开发智能像素IC:混合DSP内核和多线程可编程DSP

获取原文

摘要

The purpose of the programmable DSP chip is to provide a prototype of the processor that will be a part of the multi-processor multi-chip 3-D OESP demonstrator system. This chip design extends upon the DSP core above to provide more flexibility and functionality. The architecture for this chip is motivated by the desire to match the processor performance to the access time of the static RAM included with the processor. To achieve this, the separable nature of algorithms such as FFT and DCT was exploited. Multiple parts of the problem can be stored in separate RAMs and "threaded" through the processor so as to allow the RAM appropriate recovery time between accesses.
机译:可编程DSP芯片的目的是提供处理器的原型,该原型将成为多处理器多芯片3-D OESP演示系统的一部分。该芯片设计在上面的DSP内核上进行了扩展,以提供更多的灵活性和功能性。该芯片的架构是由将处理器性能与处理器随附的静态RAM的访问时间进行匹配的愿望所激发的。为了实现这一点,利用了诸如FFT和DCT之类的算法的可分离性。可以将问题的多个部分存储在单独的RAM中,并通过处理器进行“线程化”,以便允许RAM在两次访问之间具有适当的恢复时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号