首页> 外文会议> >Parallelization resources of image processing algorithms and their mapping on a programmable parallel videosignal processor
【24h】

Parallelization resources of image processing algorithms and their mapping on a programmable parallel videosignal processor

机译:图像处理算法的并行化资源及其在可编程并行视频信号处理器上的映射

获取原文

摘要

For the design of a highly parallel programmable video signal processor, the parallelization resources and characteristic properties of image processing algorithms have been analyzed. Basing on the resulting algorithmic requirements, an architecture for a reduced instruction set processor with parallel data paths, called HiPAR-DSP, has been deduced. The processor consists of 4 or 16 parallel data paths with local data caches, coupled by a shared memory with matrix type data access. Control, memory and arithmetic architecture of the processor are properly balanced and adapted to the control flow and data access patterns of algorithms, resulting in a remarkable high sustained processing power for a broad spectrum of image processing algorithms.
机译:为了设计高度并行的可编程视频信号处理器,已经分析了图像处理算法的并行化资源和特性。根据产生的算法要求,推导了具有并行数据路径的精简指令集处理器的架构,称为HiPAR-DSP。该处理器由4条或16条并行数据路径以及本地数据高速缓存组成,并由具有矩阵类型数据访问权限的共享存储器耦合。处理器的控制,内存和算术体系结构得到了适当的平衡,并适应了算法的控制流和数据访问模式,从而为各种图像处理算法带来了显着的高持续处理能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号