首页> 外文会议> >Implementing dynamic programming algorithms for signal and image processing on array processors
【24h】

Implementing dynamic programming algorithms for signal and image processing on array processors

机译:为阵列处理器上的信号和图像处理实现动态编程算法

获取原文

摘要

The authors present the implementation of a generic dynamic programming algorithm on array processors. A dynamic programming (DP) chip is proposed to speed up the processing of the dynamic programming tasks in many applications, including the Viterbi algorithm, the boundary following algorithm, the dynamic time warping algorithm, etc. By adopting a torus interconnection network, an internal/external dual buffer structure, and a multilevel pipelining design, a performance of several GOPS per DP chip is expected. Both the dedicated hardware design and the data low control of the DP chip are discussed.
机译:作者介绍了阵列处理器上的通用动态编程算法的实现。提出了一种动态编程(DP)芯片,以加快许多应用中的动态编程任务的处理,包括维特比算法,算法,动态时间翘曲算法等。通过采用圆环互连网络,内部/外部双缓冲器结构,以及多级流水线设计,预计每DP芯片的几个GOP的性能。讨论了专用硬件设计和DP芯片的数据低控制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号