首页> 外文会议> >A decision feedback equalizer with a frequency offset compensating circuit for digital cellular radio
【24h】

A decision feedback equalizer with a frequency offset compensating circuit for digital cellular radio

机译:用于数字蜂窝无线电的带有频偏补偿电路的判决反馈均衡器

获取原文

摘要

The performance of a decision feedback equalizer (DFE) with a frequency offset compensating circuit for the North American digital cellular system (NADC) is presented. The carrier frequency offset at the equalizer's output deteriorates performance of the DFF. Using the unit upper triangular matrix diagonal matrix decomposition type recursive least squares algorithm as an adaptive algorithm, a frequency offset compensating circuit, which is composed of a phase locked loop (PLL), is used. Simultaneous control of the DFE and PLL is effectively utilized to improve the performance. A BER below 3% for all delays up to one symbol period can be achieved when the average E/sub b//N/sub 0/ is 20 dB, the fading frequency is 80 Hz and the carrier frequency offset is 200 Hz in the simulation results. The authors assume the two rays equal power multipath Rayleigh fading model, the same as the NADC specifications. The influence of quantization in the calculation is described. The mantissa-field occupies 8 bits and the exponent-field occupies 6 bits.
机译:介绍了针对北美数字蜂窝系统(NADC)的带有频率偏移补偿电路的判决反馈均衡器(DFE)的性能。均衡器输出处的载波频率偏移会降低DFF的性能。将单元上三角矩阵对角矩阵分解型递归最小二乘算法用作自适应算法,使用了由锁相环(PLL)组成的频率偏移补偿电路。有效利用DFE和PLL的同时控制来改善性能。当平均E / sub b // N / sub 0 /为20 dB,衰落频率为80 Hz,载波频率偏移为200 Hz时,对于一个符号周期内的所有延迟,BER均可以达到3%以下。仿真结果。作者假设两条射线等于功率多径瑞利衰落模型,与NADC规范相同。描述了量化在计算中的影响。尾数字段占8位,指数字段占6位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号