首页> 外文会议> >System design, optimization and intelligent code generation for standard digital signal processors
【24h】

System design, optimization and intelligent code generation for standard digital signal processors

机译:标准数字信号处理器的系统设计,优化和智能代码生成

获取原文

摘要

The architecture of a new code generator for digital signal processors (DSPs) and the motivations for a new high-level specification environment are described. Graphical signal flow graph (SFG) and the Silage language are used as input specifications. Extremely efficient code can be generated for existing commercially available DSP processors. Because of the DSP knowledge embedded in the system, the code generated is about five to 50 times faster than the one produced with conventional C compilers and is comparable to the code generated by DSP experts. The code generator comprises part of a powerful DSP design environment that allows the user to choose a solution based on one or more commercially available DSP processors or to select one of the DSP silicon compilers available in this framework. System-level or bit true software simulators or hardware accelerators can also be called at different stages of the design.
机译:描述了用于数字信号处理器(DSP)的新代码生成器的体系结构以及建立新的高级规范环境的动机。图形信号流图(SFG)和青贮语言用作输入规格。可以为现有的商用DSP处理器生成极其高效的代码。由于系统中嵌入了DSP知识,因此生成的代码比传统C编译器生成的代码快约5至50倍,并且与DSP专家生成的代码相当。代码生成器包含功能强大的DSP设计环境的一部分,该环境允许用户选择基于一个或多个商用DSP处理器的解决方案,或者选择该框架中可用的DSP硅编译器之一。在设计的不同阶段也可以调用系统级或真正的软件模拟器或硬件加速器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号