首页> 外文会议>LEOS Annual Meeting Conference Proceedings, 2009. LEOS '09 >Architectural study of reconfigurable photonic Networks-on-Chip for multi-core processors
【24h】

Architectural study of reconfigurable photonic Networks-on-Chip for multi-core processors

机译:用于多核处理器的可重构光子片上网络的体系结构研究

获取原文
获取外文期刊封面目录资料

摘要

Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on chip multiprocessors (CMP) in a power efficient way. Although several photonic NoC proposals exist, their use is limited to the communication of large data messages due to a relatively long set-up time for the photonic channels. In this work, we evaluate a reconfigurable photonic NoC in which the topology is adapted automatically to the evolving traffic situation. This way, long photonic channel set-up times can be tolerated which makes our approach more compatible in the context of shared-memory CMPs.
机译:片上光子网络(NoC)已成为一种以省电方式互连芯片多处理器(CMP)上的处理器内核的有前途的途径。尽管存在几种光子NoC建议,但是由于光子通道的建立时间相对较长,它们的使用仅限于大数据消息的通信。在这项工作中,我们评估了一种可重配置的光子NoC,其中拓扑自动适应了不断变化的交通状况。这样,可以容忍较长的光子通道建立时间,这使得我们的方法在共享内存CMP的情况下更加兼容。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号