首页> 外文会议>International Conference on Communication Technology; 20061127-30; Guilin(CN) >Improved Implementation of Costas Loop for DQPSK Receivers Using FPGA
【24h】

Improved Implementation of Costas Loop for DQPSK Receivers Using FPGA

机译:使用FPGA对DQPSK接收器的Costas Loop的改进实现

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, an improved carrier synchronization scheme using Costas Loop is proposed for all digital DQPSK receivers. Compared with the classic Costas Loop, this new scheme not only eases the operating load, but also reduces almost 10% of thermal power dissipation. Moreover, as the design is adopted all digitally, this scheme doesn't need analog devices and shorten the carrier recover time. Consequently, based on the Altera Cyclone series FPGA EP1C12Q240C8, this recovery loop is implemented and the improved hardware implementation scheme is presented in detail. Finally, all the testing results are provided, and they show that the scheme can be efficiently operated when the digital carrier frequency offset is up to 1.5 kHz.
机译:在本文中,针对所有数字DQPSK接收机,提出了一种使用Costas Loop的改进载波同步方案。与经典的Costas Loop相比,该新方案不仅减轻了工作负载,而且减少了近10%的热功耗。此外,由于设计全部采用数字方式,因此该方案不需要模拟器件,并缩短了载波恢复时间。因此,基于Altera Cyclone系列FPGA EP1C12Q240C8,实现了该恢复环路,并详细介绍了改进的硬件实现方案。最后,提供了所有测试结果,结果表明,当数字载波频率偏移高达1.5 kHz时,该方案可以有效运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号