首页> 外文会议>International Conference on Architecture of Computing Systems(ARCS 2006); 20060313-16; Frankfurt/Main(DE) >Scalable and Partitionable Asynchronous Arbiter for Micro-threaded Chip Multiprocessors
【24h】

Scalable and Partitionable Asynchronous Arbiter for Micro-threaded Chip Multiprocessors

机译:用于微线程芯片多处理器的可扩展和分区异步仲裁器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a scalable and partitionable asynchronous bus arbiter for use with chip multiprocessors (CMP) and its corresponding pre-layout simulation results using VHDL. The arbiter exploits the advantage of a concurrency control instruction (Brk) provided by the micro-threaded microprocessor model to set the priority processor and move the circulated arbitration token at the most likely processor to issue the create instruction. This mechanism provides latency hiding during token circulation by decoupling the micro-threaded processor from the ring's timing. It is shown that this arbiter can be extended easily to support large numbers of processors and can be used for chip multiprocessor arbitration purposes.
机译:本文提出了一种可扩展且可分区的异步总线仲裁器,该仲裁器可与芯片多处理器(CMP)配合使用,并使用VHDL对其相应的布局前仿真结果进行了仿真。仲裁器利用微线程微处理器模型提供的并发控制指令(Brk)的优势来设置优先级处理器,并在最有可能的处理器处移动循环仲裁令牌以发出创建指令。该机制通过将微线程处理器与环的定时解耦,从而在令牌循环期间提供了延迟隐藏。结果表明,该仲裁器可以轻松扩展以支持大量处理器,并可用于芯片多处理器仲裁目的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号