首页> 外文会议>Integrated circuit and system design : Power and timing modeling, optimization and simulation >Reducing Timing Overhead in Simultaneously Clock-Gated and Power-Gated Designs by Placement-Aware Clustering
【24h】

Reducing Timing Overhead in Simultaneously Clock-Gated and Power-Gated Designs by Placement-Aware Clustering

机译:通过布局感知群集减少同时时钟门控和电源门控设计中的时序开销

获取原文
获取原文并翻译 | 示例

摘要

Clock-gating and power-gating have proven to be two of the most effective techniques for reducing dynamic and leakage power, re spectively, in VLSI CMOS circuits. Most commercial synthesis tools do support such techniques individually, but their combined implementa tion is not available, since some open issues in terms of power/timing overhead associated to the control logic required for the integration are not yet solved. Moving from some recent work targeting clock-gating/power-gating integration, in this paper we present a solution for reducing the timing overhead that may occur when the integration is performed. In particu lar, we introduce a new, multilevel partitioning heuristic that increases the efficiency of the clustering phase, one of the key steps of our method ology. The results demonstrate the effectiveness of our solution; in fact, power-delay product and timing overhead of the circuits synthesized us ing the new clustering algorithm improve by 33% and 24%, respectively.
机译:事实证明,在VLSI CMOS电路中,时钟门控和电源门控分别是降低动态和泄漏功率的两种最有效的技术。大多数商业综合工具确实单独支持这些技术,但是它们的组合实现尚不可用,因为尚未解决与集成所需的控制逻辑相关的功耗/时序开销方面的一些未解决的问题。从针对时钟门控/电源门控集成的一些最新工作出发,本文提出了一种解决方案,用于减少执行集成时可能发生的时序开销。特别是,我们引入了一种新的多级分区启发式方法,可提高聚类阶段的效率,这是我们方法论的关键步骤之一。结果证明了我们解决方案的有效性;实际上,使用新的聚类算法合成的电路的功率延迟乘积和时序开销分别提高了33%和24%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号