首页> 外文会议>Independent component analyses, compressive sampling, wavelets, neural net, biosystems, and nanoengineering XI >Optimization of block-matching algorithms using custom instruction-based paradigm on NIOS Ⅱ microprocessors
【24h】

Optimization of block-matching algorithms using custom instruction-based paradigm on NIOS Ⅱ microprocessors

机译:在NIOSⅡ微处理器上使用定制的基于指令的范例优化块匹配算法

获取原文
获取原文并翻译 | 示例

摘要

This paper focuses on the optimization of video coding standards motion estimation algorithms using Altera Custom Instructions based-paradigm and the combination of SDRAM with On-Chip memory in NIOS Ⅱ processors. On one hand a complete algorithm profiling is achieved before the optimization, in order to find the code time leaks, afterward is developing a custom instruction set which will be added to the specific embedded design enhancing the original system. On the other hand, all possible permitted memories combinations between On-Chip memory and SDRAM have been tested for achieving the best performance combination. The final performance of the final design (memory optimization and custom instruction acceleration) is shown. This contribution, thus, outlines a low cost system, mapped on a Very Large Scale Integration (VLSI) technology which accelerates software algorithms by converting them to custom hardware logic block and shows the best combination between On-Chip memory and SDRAM for the NIOS Ⅱ processor.
机译:本文着重研究了基于Altera定制指令的范式以及SDRAM与片上存储器在NIOSⅡ处理器中的组合对视频编码标准运动估计算法的优化。一方面,在优化之前完成了完整的算法分析,以发现代码时间泄漏,然后正在开发定制指令集,该指令集将被添加到特定的嵌入式设计中以增强原始系统。另一方面,已经测试了片上存储器和SDRAM之间所有可能的允许存储器组合,以实现最佳性能组合。显示了最终设计的最终性能(内存优化和自定义指令加速)。因此,这项贡献概述了一种低成本系统,该系统基于超大规模集成(VLSI)技术而构建,该技术通过将软件算法转换为定制的硬件逻辑块来加速软件算法,并显示了NIOSⅡ的片上存储器和SDRAM的最佳组合处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号