首页> 外文会议>IEEE International Conference on Computer, Communication and Control >Design and verification of 8b/10b encoder/decoder for USB 3.0 applications
【24h】

Design and verification of 8b/10b encoder/decoder for USB 3.0 applications

机译:USB 3.0应用的8b / 10b编码器/解码器的设计和验证

获取原文
获取原文并翻译 | 示例

摘要

In this paper we have implemented the 8×10 encoder and 10×8 decoder with 3-bit down ripple counter. Ripple counter is one of the techniques for reducing the clock skew problem due to which the power consumption of the circuit can be reduced. This technique is used with encoder and decoder circuit in this paper for reducing the power consumption of the encoder and decoder. The connection between the encoder/decoder and ripple counter circuit is illustrated by RTL schematic shown in Figs. 9 and 11. In this paper, the technology schematic of encoder and decoder with ripple counter is shown in Figs. 10 and 12. At 20 MHz frequency, the clock power of encoder circuit is reduced by 11.11% and the on-chip power of encoder circuit is reduced by 2.70%. For the same frequency the clock power and on-chip power of decoder circuit is reduced by 8.33% and 0% respectively. At 200 MHz frequency, the clock power of encoder circuit is reduced by 10.17% and the on-chip power id reduced by 22.15%. For the same frequency the clock power and on-chip power of decoder circuit is reduced by 7.44% and 4.31% respectively. The 8×10 encoder, 10×8 decoder circuits and 3-bit down ripple counter circuit are design using verilog HDL and are simulated in ModelSim 10.3c. For the RTL schematic, Technology schematic and power report of the implemented circuit we have used Xilinx ISE suite 13.4. The encoder and decoder with ripple counter is verified using FPGA of Kintex 7 family.
机译:在本文中,我们实现了具有3位向下纹波计数器的8×10编码器和10×8解码器。纹波计数器是减少时钟偏斜问题的技术之一,由于时钟偏斜问题,可以降低电路的功耗。本文将该技术与编码器和解码器电路配合使用,以减少编码器和解码器的功耗。编码器/解码器和纹波计数器电路之间的连接由图1和2所示的RTL示意图示出。在图9和11中,本文给出了具有纹波计数器的编码器和解码器的技术原理图。参见图10和12。在20 MHz频率下,编码器电路的时钟功率降低了11.11%,编码器电路的片上功率降低了2.70%。对于相同的频率,解码器电路的时钟功率和片上功率分别降低了8.33%和0%。在200 MHz频率下,编码器电路的时钟功率降低了10.17%,片上功率id降低了22.15%。对于相同的频率,解码器电路的时钟功率和片上功率分别降低了7.44%和4.31%。使用Verilog HDL设计8×10编码器,10×8解码器电路和3位向下波纹计数器电路,并在ModelSim 10.3c中进行了仿真。对于已实现电路的RTL原理图,技术原理图和功率报告,我们使用了Xilinx ISE套件13.4。带有纹波计数器的编码器和解码器已使用Kintex 7系列的FPGA进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号