首页> 外文会议>IEEE International Symposium on Consumer Electronics;ISCE '09 >A peak current and power pad count reduction tool for system-level IC designers
【24h】

A peak current and power pad count reduction tool for system-level IC designers

机译:适用于系统级IC设计人员的峰值电流和功率焊盘数量减少工具

获取原文

摘要

In a typical synchronous circuit system, a large peak current occurs near the time of an active clock edge because of the aggregate switching of a large number of transistors. A huge peak current causes circuit designers to increase the power pad number for preventing voltage drop problem. The number of aggregate switching gates can be cut in half at most if the circuit system can use a clock scheme of mixed positive and negative triggering edges rather than one of pure positive (negative) triggering edges. In this paper, we propose a software tool that can assign either a rising triggering edge or a falling triggering edge to each clock of each block of a given system-level design. The goal of the clock-triggering-edge assignment is to reduce the peak current of the design. Experimental results show that our tool can reduce the peak current up to 45.3% and reduce the power pad count up to 40.0%.
机译:在典型的同步电路系统中,由于大量晶体管的总开关,在有效时钟沿的时间附近会出现大的峰值电流。巨大的峰值电流使电路设计人员增加了功率垫的数量,以防止出现电压降问题。如果电路系统可以使用混合正负触发沿而不是纯正(负)触发沿之一的时钟方案,则总开关门的数量最多可以减少一半。在本文中,我们提出了一种软件工具,该工具可以为给定系统级设计的每个模块的每个时钟分配上升沿或下降沿。时钟触发沿分配的目标是降低设计的峰值电流。实验结果表明,我们的工具可以将峰值电流降低多达45.3%,并将功率垫的数量减少多达40.0%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号