首页> 外文会议>IEEE East-West Design and Test Symposium >Input and Output Generation for the Verification of ALU: A Use Case
【24h】

Input and Output Generation for the Verification of ALU: A Use Case

机译:验证ALU的输入和输出生成:一个用例

获取原文

摘要

The paper presents the approach to universal stimuli generation for an arithmetic-logic unit (ALU). It is not focused only on input data generation, but it is possible to generate also expected output in one stimulus. The process of generation is based on a probabilistic constrained grammar which is designed to universally describe stimuli for various circuits. This grammar is processed by our framework. The experiment in functional verification, which shows the quality of generated stimuli, is also presented.
机译:本文介绍了一种用于算术逻辑单元(ALU)的通用刺激生成方法。它不仅专注于输入数据的生成,而且有可能在一种刺激下生成预期的输出。生成过程基于概率约束语法,该语法旨在通用地描述各种电路的刺激。该语法由我们的框架处理。还介绍了功能验证的实验,该实验显示了所产生刺激的质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号