首页> 外文会议>High Performance Computing - HiPC 2008 >An Utilization Driven Framework for Energy Efficient Caches
【24h】

An Utilization Driven Framework for Energy Efficient Caches

机译:能源高效缓存的利用驱动框架

获取原文
获取原文并翻译 | 示例

摘要

With the shift from scaling frequency to scaling the number of cores, efficiency becomes a primary design consideration. The ability to scale the number of cores while pushing back the memory and power walls with small increases in die size will require significant improvements in cache efficiencies. This paper provides strategies to improve L2/L3 data cache efficiencies by coupling voltage scaling with flexible cache management policies. Specifically, we propose a framework that encompasses i) off-line creation of a voltage-area profile, ii) on-line measurement of cache line utilization to drive voltage scaling, and, iii) changing the placement function to match the voltage-scaled area and the program-phase cache footprint. The proposed techniques were applied to several benchmarks resulting in performance efficiencies doubling, energy efficiencies improving by 10% (relatively) with a 10% improvement in Energy Delay Product.
机译:随着从缩放频率到缩放内核数量的转变,效率成为设计的主要考虑因素。要在不增加芯片尺寸的情况下扩展内存和电源墙的同时扩展内核数量的能力,就需要显着提高缓存效率。本文提供了通过将电压缩放与灵活的缓存管理策略结合使用来提高L2 / L3数据缓存效率的策略。具体而言,我们提出了一个框架,该框架包括以下内容:i)离线创建电压区域配置文件; ii)在线测量高速缓存线利用率以驱动电压缩放;以及iii)更改放置功能以匹配电压缩放区域和程序阶段的缓存占用空间。所提议的技术已应用于多个基准,从而使性能效率提高了一倍,能量效率提高了10%(相对),而能量延迟乘积提高了10%。

著录项

  • 来源
  • 会议地点 Bangalore(IN);Bangalore(IN)
  • 作者单位

    Center for Experimental Research on Computer Systems School of Electrical and Computer Engineering Georgia Institute of Technology Atlanta, GA 30332;

    Center for Experimental Research on Computer Systems School of Electrical and Computer Engineering Georgia Institute of Technology Atlanta, GA 30332;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 计算机网络;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号