【24h】

Analytical dynamic power model for LUT based components

机译:基于LUT的组件的分析动态功率模型

获取原文
获取原文并翻译 | 示例

摘要

This paper presents fast field programmable gate array (FPGA) analytical dynamic power models for basic operators at the RTL (Register Transfer Level) level. The methodology is an adaptation of an existing incremental power estimation method for Look Up Table based components. The models are based on the frequency, the activity rate and the input precision by using the Xpower tool with a free glitching. We have validated our approach by using the Euclidean distance computing application. The results show that the estimate is even closer to the real value when we use mathematical models of IPs with combination operators and the average accuracy of the model is higher and the maximum reached average error is equal to 3.14%. The power model is verified by on board measurement bench based on a Virtex2Pro FPGA real environment.
机译:本文为RTL(寄存器传输级别)级别的基本运算符提供了快速现场可编程门阵列(FPGA)分析动态功率模型。该方法是针对基于查找表的组件的现有增量功率估计方法的改编。这些模型基于频率,活动率和输入精度(使用带有无干扰的Xpower工具)。我们已经通过使用欧几里德距离计算应用程序验证了我们的方法。结果表明,当我们使用带有组合算子的IP数学模型时,估计值甚至更接近真实值,模型的平均精度更高,最大达到的平均误差等于3.14%。功率模型由基于Virtex2Pro FPGA实际环境的板上测量平台验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号