首页> 外文会议>Computer Science and Network Technology (ICCSNT), 2011 International Conference on >A 5-stage pipelined embedded processor with optimized handling exception
【24h】

A 5-stage pipelined embedded processor with optimized handling exception

机译:具有优化处理异常的5级流水线嵌入式处理器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design and implementation of a embedded processor, xCore_AHB, featuring precise interrupt and exception, which is compatible with ARMv4 architecture. The precise exception mechanism of this design provides not only the quick entrance of the interrupt handle programs but also the interrupt handle programs with the right return address by an additional program counter in write back stage of the pipeline and its support circuits. The proposed exception controller saves about 30% area compared with the traditional exception controller. The proposed design has been implemented with the 0.18um 1P6M CMOS process of SMIC. The chip operates 1.2DMIPS at a frequency of 100MHz with 33mW power dissipation.
机译:本文介绍了嵌入式处理器xCore_AHB的设计和实现,该处理器具有精确的中断和异常特性,与ARMv4架构兼容。这种设计的精确异常机制不仅通过管道及其支持电路的写回阶段中的附加程序计数器,提供了快速进入中断处理程序的入口,而且还提供了具有正确返回地址的中断处理程序。与传统的异常控制器相比,提出的异常控制器节省了约30%的面积。拟议的设计已通过SMIC的0.18um 1P6M CMOS工艺实现。该芯片以100MHz的频率运行1.2DMIPS,功耗为33mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号