首页> 外文会议>Computational Intelligence for Measurement Systems and Applications, 2009. CIMSA '09 >A high precision VLSI loser-take-all circuit for neural networks and fuzzy systems
【24h】

A high precision VLSI loser-take-all circuit for neural networks and fuzzy systems

机译:用于神经网络和模糊系统的高精度VLSI输通电路

获取原文

摘要

The design and simulation of a novel CMOS voltage mode LTA (loser-take-all) circuit is described. The circuit employs additional inhibitory and local excitatory feedback based on a common voltage computation and this improves both speed and precision drastically. As a result, a single stage cell provides better resolution in comparison to previous works where cascading of multiple stages is necessary to improve resolution. This makes the circuit suitable for systems where silicon area and power consumption are constraints. Moreover, the feedback arrangement ensures a single loser. Simulations in Cadence show that a single cell can resolve voltage differences as small as 0.5 mV in around 50 ns with 1 pF load capacitance. Detailed simulation results along with appropriate mathematical relations have been provided. This circuit is a fundamental building block in the competitive layer of self organizing neural networks, nonlinear filters, fuzzy and neuromorphic systems.
机译:描述了一种新颖的CMOS电压模式LTA(失败者通吃)电路的设计和仿真。该电路基于共同的电压计算采用了附加的抑制性和局部励磁反馈,这极大地提高了速度和精度。结果,与需要多级联以提高分辨率的以前的工作相比,单级单元提供了更好的分辨率。这使得该电路适合于硅面积和功耗受限的系统。而且,反馈安排确保了一个失败者。 Cadence中的仿真表明,使用1 pF的负载电容,单个电池可以在大约50 ns的时间内解决小至0.5 mV的电压差。提供了详细的仿真结果以及适当的数学关系。该电路是自组织神经网络,非线性滤波器,模糊和神经形态系统的竞争层的基本构建块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号