首页> 外文会议>Compiler Construction; Lecture Notes in Computer Science; 4420 >An Array Allocation Scheme for Energy Reduction in Partitioned Memory Architectures
【24h】

An Array Allocation Scheme for Energy Reduction in Partitioned Memory Architectures

机译:分区内存架构中用于节能的阵列分配方案

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a compiler technique that reduces the energy consumption of the memory subsystem, for an off-chip partitioned memory architecture having multiple memory banks and various lowpower operating modes for each of these banks. More specifically, we propose an efficient array allocation scheme to reduce the number of simultaneously active memory banks, so that the other memory banks that are inactive can be put to low power modes to reduce the energy. We model this problem as a graph partitioning problem, and use well known heuristics to solve the same. We also propose a simple Integer Linear Programming (ILP) formulation for the above problem. Our approach achieves, on an average, 20% energy reduction over the base scheme, and 8% to 10% energy reduction over previously suggested methods. Further, the results obtained using our heuristic are within 1% of optimal results obtained by using our ILP method.
机译:本文提出了一种编译器技术,该技术可降低具有多个存储体以及每个存储体具有各种低功耗工作模式的片外分区存储体系结构的能耗。更具体地说,我们提出了一种有效的阵列分配方案,以减少同时处于活动状态的存储体的数量,以便可以将其他非活动的存储体置于低功耗模式以减少能耗。我们将此问题建模为图分区问题,并使用众所周知的启发式方法来解决该问题。我们还针对上述问题提出了一种简单的整数线性规划(ILP)公式。我们的方法平均比基本方案节能20%,比以前建议的方法节能8%至10%。此外,使用我们的启发式方法获得的结果在使用我们的ILP方法获得的最佳结果的1%以内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号