首页> 外文会议>Communications and Signal Processing (ICCSP), 2012 International Conference on >An efficient FFT/IFFT architecture for wireless communication
【24h】

An efficient FFT/IFFT architecture for wireless communication

机译:用于无线通信的高效FFT / IFFT架构

获取原文
获取原文并翻译 | 示例

摘要

In recent times, DSP algorithms have received increased attention due to rapid advancements in multimedia computing and high-speed wired and wireless communications. For the portability requirement in telecommunication systems, there is a need for low power hardware implementation of Fast Fourier Transforms algorithm. The FFT processor is the most computationally intensive component in OFDM communication, the power efficiency improvement of this component can have great impacts on the overall system‥ In this paper, we present an efficient implementation of a reconfigurable FFT/IFFT processor for wireless applications. Our design adopts a single-path delay feedback style as to eliminate the read-only memories (ROM''s) which is used to store the twiddle factors. Elimination of ROM done by applying the proposed reconfigurable complex constant multiplier and bit-parallel multipliers, thus consuming lower power than the existing works.
机译:近年来,由于多媒体计算以及高速有线和无线通信的快速发展,DSP算法已引起越来越多的关注。对于电信系统中的便携性要求,需要快速傅立叶变换算法的低功率硬件实现。 FFT处理器是OFDM通信中计算量最大的组件,该组件的功率效率提高可能会对整个系统产生重大影响。在本文中,我们提出了一种可重构的FFT / IFFT处理器,用于无线应用的有效实现。我们的设计采用单路径延迟反馈样式,以消除用于存储旋转因子的只读存储器(ROM)。通过采用建议的可重构复数常数乘法器和位并行乘法器来消除ROM,从而比现有工作功耗更低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号