首页> 外文会议>Asynchronous Circuits and Systems, 2009. ASYNC '09 >Characterization of Asynchronous Templates for Integration into Clocked CAD Flows
【24h】

Characterization of Asynchronous Templates for Integration into Clocked CAD Flows

机译:集成到时钟CAD流中的异步模板的特性

获取原文

摘要

Asynchronous circuit design can result in substantial benefits of reduced power, improved performance, and high modularity. However,asynchronous design styles are largely incompatible with clocked CAD,which has prevented wide-scale adoption. The key incompatibility istiming. Thus most commercial work relies on custom CAD or untimeddelay-insensitive design methodologies. This paper proposes a newmethodology, based on formal verification and relative timing, tocreate and prove correct necessary constraints to support asynchronousdesign with traditional clocked CAD. These constraints support timingdriving synthesis, place and route, and behavior and timing validationof fully asynchronous designs using traditional clocked CAD flows.This flow is demonstrated through a simple example pipeline in IBM's 65 nm process showing the ability to retarget the design for improved power and performance.
机译:异步电路设计可以带来降低功率,提高性能和高度模块化的巨大好处。但是,异步设计风格在很大程度上与时钟CAD不兼容,这阻碍了其被广泛采用。关键的不兼容性是时序。因此,大多数商业工作都依赖于定制CAD或不受时间延迟影响的设计方法。本文提出了一种基于形式验证和相对时序的新方法,以创建和证明正确的必要约束,以支持传统时钟CAD的异步设计。这些约束支持使用传统的时钟CAD流程进行完全异步设计的时序驱动综合,布局和布线以及行为和时序验证。该流程通过IBM 65 nm工艺中的一个简单示例管道进行了演示,该流程展示了将设计重新定位以提高功率和性能的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号