首页> 外文会议>Advances in Computing, Control, amp; Telecommunication Technologies, 2009. ACT '09 >An Area-Throughput Efficient FPGA Implementation of the Block Cipher AES Algorithm
【24h】

An Area-Throughput Efficient FPGA Implementation of the Block Cipher AES Algorithm

机译:分组密码AES算法的高吞吐效率FPGA实现

获取原文

摘要

This paper addresses design, hardware implementation and performance testing of AES algorithm. An optimized code for the Rijndael algorithm with 128-bit keys has been developed. The area and throughput are carefully trading off to make it suitable for wireless military communication and mobile telephony where emphasis is on the speed as well as on area of implementation.
机译:本文介绍了AES算法的设计,硬件实现和性能测试。已经开发出具有128位密钥的Rijndael算法的优化代码。面积和吞吐量正在仔细权衡,以使其适合于无线军事通信和移动电话,而无线军事通信和移动电话侧重于速度和实现领域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号