【24h】

Systolic array architecture of a new VLSI vision chip

机译:新型VLSI视觉芯片的脉动阵列架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Abstract: A new type of high performance VLSI systolic array is presented that is able to perform two-dimensional convolution with kernels sizes large than the physical array of processing elements. This array is particularly well-suited for neural network image processing algorithms that use large connected neighborhoods to model the transformations between layers of neurons. The new VLSI systolic array can also perform the two-dimensional convolution with the small kernels (such as 3 $MUL 3) that are often used in the more standard image processing. In addition, the systolic array can perform one-dimensional convolution and matrix-vector multiplication. The interface of the array to external memory is designed such that a conventional linear memory architecture is used for accessing and storing data. No variable length scan conversion shift registers are needed by the systolic array to access an image stored in a conventional raster scan format. Such scan conversion variable length shift registers are often required with other systolic array architectures. The VLSI array is extendible so that both a single chip and a multiple chip architecture system can be built.!3
机译:摘要:提出了一种新型的高性能VLSI脉动阵列,该阵列能够以比处理元件的物理阵列大的内核大小执行二维卷积。该阵列特别适合于神经网络图像处理算法,该算法使用较大的连接邻域来模拟神经元层之间的转换。新的VLSI收缩阵列还可以与通常在更标准的图像处理中使用的小内核(例如3 $ MUL 3)执行二维卷积。另外,脉动阵列可以执行一维卷积和矩阵向量乘法。设计阵列到外部存储器的接口,以便使用常规的线性存储器体系结构来访问和存储数据。脉动阵列不需要变长扫描转换移位寄存器来访问以常规光栅扫描格式存储的图像。其他脉动阵列架构通常需要这种扫描转换可变长度移位寄存器。 VLSI阵列是可扩展的,因此可以构建单芯片和多芯片架构系统。!3

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号