【24h】

ASIC design of 600Mbps 4×4 MIMO wireless LAN system

机译:600Mbps 4×4 MIMO无线局域网系统的ASIC设计

获取原文
获取原文并翻译 | 示例

摘要

This paper shows the design and ASIC implementation of a 802.11n WLANs 4×4 MIMO OFDM PHY transceiver. The system supports the maximum data rate of 600Mbps. The MMSE-SQRD SIC MIMO decoder scheme, which has high BER performance and acceptable hardware cost, is implemented. To meet the required high throughput rate, parallel processing Scrambler/Descrambler, parallel processing BCC, and radix-4 soft-decision Viterbi decoder are implemented. To reduce the hardware cost, the OFDM modulation for both cases 64 and 128 subcarriers is performed by a single mode 128-point (I)FFT per stream. To reduce the system latency, the bit-reversed (I)FFT is implemented. Furthermore, many ideas of combining multi tasks in a single block are implemented to save the hardware resource and the system latency. Our system is implemented in Synopsys CMOS SAED90nm process. The hardware resource cost by the main blocks of the system is exposed. In this paper, the detail description of system architecture is supposed to be useful for people who start to research and/or design the MIMO system.
机译:本文展示了802.11n WLAN 4×4 MIMO OFDM PHY收发器的设计和ASIC实现。系统支持的最大数据速率为600Mbps。实现了具有较高的误码率性能和可接受的硬件成本的MMSE-SQRD SIC MIMO解码器方案。为了满足所需的高吞吐率,实现了并行处理加扰器/解扰器,并行处理BCC和基数4软判决维特比解码器。为了降低硬件成本,情况64和128子载波的OFDM调制均通过每个流的单模式128点(I)FFT执行。为了减少系统等待时间,实施了位反转(I)FFT。此外,实现了将多个任务组合在一个块中的许多想法,以节省硬件资源和系统延迟。我们的系统采用Synopsys CMOS SAED90nm工艺实现。暴露了系统主要模块的硬件资源成本。在本文中,系统体系结构的详细描述应该对开始研究和/或设计MIMO系统的人们有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号