首页> 外文会议>37th annual international symposium on computer architecture 2010 >Resistive Computation: Avoiding the Power Wall with Low-Leakage, STT-MRAM Based Computing
【24h】

Resistive Computation: Avoiding the Power Wall with Low-Leakage, STT-MRAM Based Computing

机译:电阻计算:利用基于STT-MRAM的低泄漏计算避免功率墙

获取原文
获取原文并翻译 | 示例

摘要

As CMOS scales beyond the 45nm technology node, leakage concerns are starting to limit microprocessor performance growth. To keep dynamic power constant across process generations, traditional MOSFET scaling theory prescribes reducing supply and threshold voltages in proportion to device dimensions, a practice that induces an exponential increase in subthreshold leakage. As a result, leakage power has become comparable to dynamic power in current-generation processes, and will soon exceed it in magnitude if voltages are scaled down any further. Beyond this inflection point, multicore processors will not be able to afford keeping more than a small fraction of all cores active at any given moment. Multicore scaling will soon hit a power wall. This paper presents resistive computation, a new technique that aims at avoiding the power wall by migrating most of the functionality of a modern microprocessor from CMOS to spin-torque transfer magnetoresistive RAM (STT-MRAM)-a CMOS-compatible, leakage-resistant, non-volatile resistive memory technology. By implementing much of the on-chip storage and combinational logic using leakage-resistant, scalable RAM blocks and lookup tables, and by carefully re-architecting the pipeline, an STT-MRAM based implementation of an eight-core Sun Niagara-like CMT processor reduces chip-wide power dissipation by 1.7 x and leakage power by 2.1 x at the 32nm technology node, while maintaining 93% of the system throughput of a CMOS-based design.
机译:随着CMOS扩展到45纳米技术节点以外,泄漏问题开始限制微处理器性能的增长。为了在各代工艺之间保持动态功率恒定,传统的MOSFET比例缩放理论规定了与器件尺寸成比例地降低电源电压和阈值电压,这种做法导致亚阈值泄漏呈指数增长。结果,在电流生成过程中,泄漏功率已变得可与动态功率相提并论,如果进一步降低电压,泄漏功率将很快超过其大小。超过此拐点,多核处理器将无法承受在任何给定时刻保持所有内核中一小部分处于活动状态的能力。多核扩展很快会遇到麻烦。本文介绍了电阻计算,这是一种旨在通过将现代微处理器的大多数功能从CMOS迁移到自旋转矩转移磁阻RAM(STT-MRAM)来避免功率壁的新技术,这是一种与CMOS兼容的,耐泄漏的,非易失性电阻存储技术。通过使用耐泄漏,可扩展的RAM块和查找表来实现许多片上存储和组合逻辑,并通过仔细地重新构造管道,可以实现基于STT-MRAM的类似Sun Niagara的八核CMT处理器的实现。在32nm技术节点上,可将芯片级功耗降低1.7倍,将泄漏功率降低2.1倍,同时保持基于CMOS的设计的系统吞吐量的93%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号