首页> 外文会议>2018 55th ACM/ESDA/IEEE Design Automation Conference >Routability-Driven and Fence-Aware Legalization for Mixed-Cell-Height Circuits
【24h】

Routability-Driven and Fence-Aware Legalization for Mixed-Cell-Height Circuits

机译:混合单元高度电路的可路由性和围篱意识合法化

获取原文
获取原文并翻译 | 示例

摘要

Placement is one of the most critical stages in the physical synthesis flow. Circuits with increasing numbers of cells of multi-row height have brought challenges to traditional placers on efficiency and effectiveness. Furthermore, constraints on fence region and routability (e.g., edge spacing, pin access/short) should be considered, besides providing an overlap-free solution close to the global placement (GP) solution and fulfilling the power and ground (P/G) alignments. In this paper, we propose a legalization method for mixed-cell-height circuits by a window-based cell insertion technique and two post-processing network-flow-based optimizations. Compared with the champion of the IC/CAD 2017 Contest, our algorithm achieves 18% and 12% less average and maximum displacement respectively as well as significantly fewer routability violations. Comparing our algorithm with the state-of-the-art algorithms on this problem, there is a 9% improvement in total displacement with 20% less running time.
机译:放置是物理合成流程中最关键的阶段之一。越来越多的具有多行高度的单元的电路给传统的布局器带来了效率和效力方面的挑战。此外,除了提供接近全球布局(GP)解决方案的无重叠解决方案并满足电源和地面(P / G)的要求之外,还应考虑对围栏区域和可布线性的限制(例如,边缘间距,引脚接近/短路)路线。在本文中,我们提出了一种基于窗口的单元插入技术和两个基于网络流的后处理优化的混合单元高度电路的合法化方法。与IC / CAD 2017竞赛的冠军相比,我们的算法分别减少了18%和12%的平均位移和最大位移,并且显着减少了违反可布线性的情况。将我们的算法与有关该问题的最新算法进行比较,总排量提高了9%,运行时间减少了20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号