首页> 外文会议>2018 13th International Conference on Design amp; Technology of Integrated Systems in Nanoscale Era >Parallel software-based self-test suite for multi-core system-on-chip: Migration from single-core to multi-core automotive microcontrollers
【24h】

Parallel software-based self-test suite for multi-core system-on-chip: Migration from single-core to multi-core automotive microcontrollers

机译:基于并行软件的多核片上系统自测套件:从单核到多核汽车微控制器的移植

获取原文
获取原文并翻译 | 示例

摘要

In recent years the complexity of System-On-Chips have been grown exponentially, mainly due to the ever-increasing demand for more functionalities, even for embedded applications. In order to fulfil such requests, semiconductor vendors introduced in this market multi-core devices. However, despite the gain in terms of performance, the adoption of multi-core devices pose several issues from the testing viewpoint. In particular, it is required to evolve the in-field testing strategies (commonly used to increase the reliability level of a processor-based system) from the single-core to the multi-core case. In this paper, we present a possible approach for rapidly migrating a Software Test Library, developed according the Software-Based Self-Test approach for a single-core processor, to a multi-core processor. The proposed methodology relies on the usage of hardware semaphores in order to reduce memory utilization and control the access to shared resources among different cores. The experimental results were performed on a multi-core microcontroller manufactured by STMicroelectronics.
机译:近年来,片上系统的复杂性呈指数增长,这主要是由于对更多功能(甚至对于嵌入式应用程序)的需求不断增长。为了满足这样的要求,半导体厂商在这个市场上推出了多核设备。但是,尽管在性能方面有所提高,但从测试的角度来看,采用多核设备仍然存在一些问题。特别是,需要将现场测试策略(通常用于提高基于处理器的系统的可靠性级别)从单核演变为多核。在本文中,我们提出了一种可能的方法,该方法可以将根据单核处理器的基于软件的自测方法开发的软件测试库快速迁移到多核处理器。所提出的方法依赖于硬件信号量的使用,以降低内存利用率并控制对不同内核之间共享资源的访问。实验结果在意法半导体制造的多核微控制器上进行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号