【24h】

Low power positive-edge triggered D-type flip-flop

机译:低功耗正边沿触发D型触发器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a low power positive-edge triggered D flip-flop has been presented. The proposed design reduces the power dissipation when the data rate is low. The overall powerdelay product is improved at/or below 50% switching activity. Based on the simulation results using Cadence Virtuoso Analog Design Environment in UMC 0.18μm technology, outperforms the designs reported in previous papers at or below switching activity of 50% The proposed design is operated upon the clock frequency of 250MHz.
机译:本文提出了一种低功耗正沿触发D触发器。所提出的设计降低了数据速率较低时的功耗。总的电源延迟产品在开关活动度达到/或低于50%时得到了改善。基于UMC0.18μm技术中Cadence Virtuoso模拟设计环境的仿真结果,在50%或低于50%的开关活动下,该性能优于先前论文中报告的设计。拟议的设计在250MHz的时钟频率下运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号