首页> 外文会议>2016 IEEE International Conference on Integrated Circuits and Microsystems >System level power consumption modeling and optimization for coarse-grained reconfigurable architectures
【24h】

System level power consumption modeling and optimization for coarse-grained reconfigurable architectures

机译:粗粒度可重构体系结构的系统级功耗建模和优化

获取原文
获取原文并翻译 | 示例

摘要

Coarse Grained Reconfigurable Architectures (CGRAs) are promising platform because of its high performance and low cost. With the popularization of CGRAs, low power design has become one of the most challenging tasks to concern. This paper presents an improved instruction level power estimation model at the system-level as a platform for power optimization. With this model, we adopt a modified resource-monitoring heuristic on instruction level to reduce power consumption. Experiment shows our proposed approach could reduce the power by 22.9% on average with only 3.9% decreasing performance.
机译:粗粒度可重构体系结构(CGRA)由于其高性能和低成本而成为很有前途的平台。随着CGRA的普及,低功耗设计已成为需要关注的最具挑战性的任务之一。本文在系统级提出了一种改进的指令级功率估计模型,作为功率优化的平台。使用此模型,我们在指令级别采用了改进的资源监控启发式方法,以降低功耗。实验表明,我们提出的方法可将功率平均降低22.9%,而性能仅降低3.9%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号