首页> 外文会议>2016 IEEE Asian Solid-State Circuits Conference >A 2GS/s 8b time-interleaved SAR ADC for millimeter-wave pulsed radar baseband SoC
【24h】

A 2GS/s 8b time-interleaved SAR ADC for millimeter-wave pulsed radar baseband SoC

机译:用于毫米波脉冲雷达基带SoC的2GS / s 8b时间交错SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 2 GS/s 8-bit 16× time-interleaved (TI) ADC for millimeter-wave pulsed radar baseband SoC in 40nm CMOS. An extremely-compact foreground timing calibration suppresses sampling clock skews among sub-ADCs within 400fs. Measured SFDR and SNDR at 1GHz full-Nyquist is therefore enhanced by 16dB and 11dB, respectively. Unlike conventional calibration based on redundant ADCs or DSP-assisted calculations, just a few small resistors and a capacitor are needed, resulting in only 0.4% area penalty. This area saving enables the compact integration of the radar SoC with beamforming where 8-channel TI-ADCs occupy the dominant chip area otherwise. Even though this is foreground, no system performance is sacrificed because the calibration sequence is closed-loop and fast enough to be executed during an existing calibration interval in a periodic beam transmission sequence. Thanks to the foreground scheme, the TI-ADC including the input buffer consumes only 54.2mW and 355fJ/step.
机译:本文介绍了一种用于40nm CMOS中毫米波脉冲雷达基带SoC的2 GS / s 8位16x时间交织(TI)ADC。极为紧凑的前景时序校准可在400fs内抑制子ADC之间的采样时钟偏移。因此,在1GHz全奈奎斯特频率下测得的SFDR和SNDR分别提高了16dB和11dB。与基于冗余ADC或DSP辅助计算的传统校准不同,仅需要几个小电阻器和一个电容器,因此面积损失仅为0.4%。节省空间可实现雷达SoC与波束成形的紧凑集成,否则8通道TI-ADC将占据主导芯片面积。即使这是前景,也不会牺牲系统性能,因为校准序列是闭环的并且足够快,可以在周期性光束传输序列中的现有校准间隔内执行。由于采用了前台方案,包含输入缓冲器的TI-ADC仅消耗54.2mW和355fJ /步。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号