首页> 外文会议>2015 International Conference on VLSI Systems, Architecture, Technology and Applications >Performance analysis of various scheduling algorithms using FPGA platforms
【24h】

Performance analysis of various scheduling algorithms using FPGA platforms

机译:使用FPGA平台的各种调度算法的性能分析

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses the synthesis and implementation of various scheduling algorithms for Network-on-Chip communication. Traditionally these scheduling algorithms were implemented on ASIC platforms generally for shared bus based interconnection systems. In this paper we carry a comparative analysis by synthesizing and implementing various scheduling algorithms for configuring the crossbar in input queued switches. The implementation is carried out using various arbitration networks responsible for scheduling 8-bit input requests. The implementation targets Spartan6 FPGA family. The analysis concludes that the scheduling algorithm based on CLA based encoding network shows lower power delay product and lower area delay product and a reasonably lower resource utilization when implemented for speed optimization goal.
机译:本文讨论了片上网络通信的各种调度算法的综合和实现。传统上,通常在基于共享总线的互连系统的ASIC平台上实现这些调度算法。在本文中,我们通过综合和实现用于在输入排队交换机中配置交叉开关的各种调度算法进行比较分析。使用负责安排8位输入请求的各种仲裁网络来执行该实现。该实现针对Spartan6 FPGA系列。分析得出的结论是,基于CLA的编码网络的调度算法在实现速度优化目标时显示出较低的功率延迟乘积和较低的区域延迟乘积,并且合理地降低了资源利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号