首页> 外文会议>2015 IEEE Symposium on Electromagnetic Compatibility and Signal Integrity >Reducing power-supply and ground noise induced timing jitter in short pulse generation circuits
【24h】

Reducing power-supply and ground noise induced timing jitter in short pulse generation circuits

机译:减少电源和接地噪声引起的短脉冲产生电路中的时序抖动

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a study of power-supply noise and ground noise impact on the timing properties of short pulse generation circuits. The timing jitter of the measured pulses is mainly from the trigger pulse generator in the circuit consisting of conventional CMOS inverters and NAND gates. Furthermore, the response surface model combined with Latin Hypercube Sampling (LHS) is proposed to model the timing jitter of short pulse generation circuits. The analytical model is verified with Cadence using 0.13 μm CMOS technology. In order to reduce the timing jitter, MOS current-mode logic (MCML) circuits are used in the trigger pulse generator. Up to 50% improvement on the timing jitter can be obtained, due to the differential structure of MCML circuits.
机译:本文对电源噪声和接地噪声对短脉冲发生电路的时序特性的影响进行了研究。被测脉冲的时序抖动主要来自由常规CMOS反相器和NAND门组成的电路中的触发脉冲发生器。此外,提出了结合拉丁超立方体采样(LHS)的响应面模型来对短脉冲发生电路的时序抖动进行建模。使用0.13μmCMOS技术的Cadence验证了该分析模型。为了减少时序抖动,触发脉冲发生器中使用了MOS电流模式逻辑(MCML)电路。由于MCML电路的差分结构,可以使时序抖动提高50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号