【24h】

Models of Communication for Multicore Processors

机译:多核处理器的通信模型

获取原文
获取原文并翻译 | 示例

摘要

To efficiently use multicore processors we need to ensure that almost all data communication stays on chip, i.e., The bits moved between tasks executing on different processor cores do not leave the chip. Different forms of on-chip communication are supported by different hardware mechanism, e.g., Shared caches with cache coherency protocols, core-to-core networks-on-chip, and shared scratchpad memories. In this paper we explore the different hardware mechanism for on-chip communication and how they support or favor different models of communication. Furthermore, we discuss the usability of the different models of communication for real-time systems.
机译:为了有效地使用多核处理器,我们需要确保几乎所有数据通信都停留在芯片上,即在不同处理器内核上执行的任务之间移动的位不会离开芯片。不同的硬件机制支持不同形式的片上通信,例如,具有缓存一致性协议的共享缓存,片上核心到核心网络以及共享暂存器。在本文中,我们探索了片上通信的不同硬件机制,以及它们如何支持或支持不同的通信模型。此外,我们讨论了实时系统中不同通信模型的可用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号