首页> 外文会议>2014 International Conference on Green Computing Communication and Electrical Engineering >Design and implementation of multi-rate LDPC decoder for IEEE 802.16e wireless standard
【24h】

Design and implementation of multi-rate LDPC decoder for IEEE 802.16e wireless standard

机译:IEEE 802.16e无线标准的多速率LDPC解码器的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a flexible architecture of multi-rate Low Density Parity Check (LDPC) decoder has been presented. It supports six different code-rates which are specified by IEEE 802.16e wireless standard. In the suggested decoder-architecture, column layered decoding technique has been employed to increase the convergence speed. Additionally, the decoder-design incorporates parallel architecture to achieve higher throughput which meets the requirement of IEEE 802.16e standard. An Application Specific Integrated Circuits (ASIC) implementation of this decoder-architecture has been performed at 130 nm Complementary Metal Oxide Semiconductor (CMOS) technology node. At the worst-case Process Voltage Temperature (PVT) corner with the supply voltage of 1.08 V, the implemented decoder has achieved a maximum information throughput of 159.6 Mbps at a clock frequency of 39.9 MHz.
机译:本文提出了一种灵活的多速率低密度奇偶校验(LDPC)解码器架构。它支持IEEE 802.16e无线标准指定的六种不同的码率。在建议的解码器体系结构中,已采用列分层解码技术以提高收敛速度。此外,解码器设计结合了并行体系结构以实现更高的吞吐量,从而满足IEEE 802.16e标准的要求。此解码器体系结构的专用集成电路(ASIC)实现已在130 nm互补金属氧化物半导体(CMOS)技术节点处执行。在电源电压为1.08 V的最坏情况下的过程电压温度(PVT)拐角处,所实现的解码器在39.9 MHz的时钟频率下实现了159.6 Mbps的最大信息吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号