首页> 外文会议>2014 International Conference on Electronic Systems, Signal Processing, and Computing Technologies >Low-Latency, Low-Area Overhead and High Throughput NoC Architecture for FPGA Based Computing System
【24h】

Low-Latency, Low-Area Overhead and High Throughput NoC Architecture for FPGA Based Computing System

机译:基于FPGA的计算系统的低延迟,低面积开销和高吞吐量NoC架构

获取原文
获取原文并翻译 | 示例

摘要

A network on Chip (NoC) is the interconnection platform that answers the requirements of modern on-Chip design. In this paper we describe an open source FPGA based NoC architecture with low area overhead, high throughput and low latency compared to other published works. The architecture has been optimized for Xilinx FPGAs and the NoC is capable of operating at a frequency of 305.573 MHz in a Virtex-5 xc5vlx110t-3-ff1136 FPGA. We have also developed a bridge so that generic Wishbone bus compatible IP blocks can be connected to the NoC.
机译:片上网络(NoC)是满足现代片上设计要求的互连平台。在本文中,我们描述了一种基于FPGA的开源NoC架构,与其他已发表的作品相比,该架构具有较低的区域开销,高吞吐量和低延迟。该架构针对Xilinx FPGA进行了优化,NoC能够在Virtex-5 xc5vlx110t-3-ff1136 FPGA中以305.573 MHz的频率运行。我们还开发了一个桥接器,以便可以将通用的Wishbone总线兼容IP块连接到NoC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号