首页> 外文会议>2014 IEEE International Conference on IC Design amp; Technology >Pull-up/pull-down line impedance matching methodology for high speed transmitters
【24h】

Pull-up/pull-down line impedance matching methodology for high speed transmitters

机译:高速发射机的上拉/下拉线路阻抗匹配方法

获取原文
获取原文并翻译 | 示例

摘要

A design and simulations methodology that detects and compensates for NMOS and PMOS transistor resistance variation is presented. The proposed methodology provides a robust mechanism to match the transmitter impedance to the line impedance which minimizes reflection and improves signal quality. A mixed signal approach, where an analog circuit detects the resistance variation, and a digital circuit uses the data to control the analog compensation circuit, is used. The system is designed in 28nm CMOS process and simulated using Synopsys mixed mode simulation tools. Simulations show that worst case mismatch due to process, voltage and temperature variation is 2.7%.
机译:提出了一种检测和补偿NMOS和PMOS晶体管电阻变化的设计和仿真方法。所提出的方法提供了一种鲁棒的机制,可将发射机阻抗与线路阻抗匹配,从而将反射降至最低,并改善信号质量。使用了一种混合信号方法,其中模拟电路检测电阻变化,数字电路使用数据控制模拟补偿电路。该系统采用28nm CMOS工艺设计,并使用Synopsys混合模式仿真工具进行仿真。仿真表明,由于工艺,电压和温度变化导致的最坏情况失配为2.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号