首页> 外文会议>2013 IEEE International Conference on Electronics, Circuits, and Systems >Multi-level MPSoC modeling for reducing software development cycle
【24h】

Multi-level MPSoC modeling for reducing software development cycle

机译:多级MPSoC建模可缩短软件开发周期

获取原文
获取原文并翻译 | 示例

摘要

Multiprocessor SoCs (MPSoCs) have rapidly evolved towards high-performance heterogeneous computing systems designed under performance, power efficiency and scalability concerns. Such systems accomplish billions of operations per second moving towards hundreds of processing elements that communicate through a network-on-chip. The hardware and software complexity of such systems is increasing dramatically, resulting in new design challenges, such as providing scalable modeling facilities and verification for both hardware and software. This work proposes a multi-level design approach for MPSoCs, targeting the reduction of software development cycle. The paper also presents different scenarios for exploration purposes, showing the benefits in term of design space exploration for to the proposed environment.
机译:多处理器SoC(MPSoC)已迅速发展为针对性能,功率效率和可伸缩性问题而设计的高性能异构计算系统。这样的系统每秒完成数十亿次操作,朝着通过片上网络进行通信的数百个处理元件移动。这种系统的硬件和软件复杂性急剧增加,从而带来了新的设计挑战,例如提供可扩展的建模工具以及对硬件和软件的验证。这项工作提出了一种针对MPSoC的多级设计方法,旨在缩短软件开发周期。本文还提出了用于探索目的的不同方案,显示了对拟议环境进行设计空间探索的好处。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号